# Digital Fundamentals

Tenth Edition

Floyd



© 2008 Pearson Education



#### The Inverter



The inverter performs the Boolean **NOT** operation. When the input is LOW, the output is HIGH; when the input is HIGH, the output is LOW.

| Input               | Output             |
|---------------------|--------------------|
| $\overline{A}$      | X                  |
| LOW (0)<br>HIGH (1) | HIGH (1)<br>LOW(0) |

The **NOT** operation (complement) is shown with an overbar. Thus, the Boolean expression for an inverter is  $X = \overline{A}$ .



#### The Inverter



Example waveforms:

 $A \subseteq X$ 

A group of inverters can be used to form the 1's complement of a binary number:

Binary number



# Summary

#### The AND Gate

| A — | X |
|-----|---|
| B = |   |

$$\frac{A}{B}$$
 &  $X$ 

The **AND** gate produces a HIGH output when all inputs are HIGH; otherwise, the output is LOW. For a 2-input gate,

the truth table is

| Inp | outs | Output |
|-----|------|--------|
| A   | В    | X      |
| 0   | 0    | 0      |
| 0   | 1    | 0      |
| 1   | 0    | 0      |
| 1   | 1    | 1      |

The **AND** operation is usually shown with a dot between the variables but it may be implied (no dot). Thus, the AND operation is written as  $X = A \cdot B$  or X = AB.



#### The AND Gate

 $A \longrightarrow X$ 

 $\frac{A}{B}$  & X

Example waveforms:



The AND operation is used in computer programming as a selective mask. If you want to retain certain bits of a binary number but reset the other bits to 0, you could set a mask with 1's in the position of the retained bits.

Example

If the binary number 10100011 is ANDed with the mask 00001111, what is the result? 00000011



#### The AND Gate

**Example** 

A Multisim circuit is shown. XWG1 is a word generator set in the count down mode. XLA1 is a logic analyzer with the output of the AND gate connected to first (upper) line of the analyzer. What signal do you expect to on this line?



### Solution

The output (line 1) will be HIGH only when all of the inputs are HIGH.



Floyd,



#### The OR Gate

$$A \longrightarrow X$$

$$A \longrightarrow X$$

The **OR gate** produces a HIGH output if any input is HIGH; if all inputs are LOW, the output is LOW. For a 2-input gate,

the truth table is

| Inputs |   | Output |
|--------|---|--------|
| A      | В | X      |
| 0      | 0 | 0      |
| 0      | 1 | 1      |
| 1      | 0 | 1      |
| 1      | 1 | 1      |

The **OR** operation is shown with a plus sign (+) between the variables. Thus, the OR operation is written as X = A + B.



#### The OR Gate

$$A \longrightarrow X$$

$$A \longrightarrow X$$

#### Example waveforms:



The OR operation can be used in computer programming to set certain bits of a binary number to 1.

### **Example**

ASCII letters have a 1 in the bit 5 position for lower case letters and a 0 in this position for capitals. (Bit positions are numbered from right to left starting with 0.) What will be the result if you OR an ASCII letter with the 8-bit mask 00100000?

**Solution** 

The resulting letter will be lower case.



#### The OR Gate

A Multisim circuit is shown. XWG1 is a word generator set to count down. XLA1 is a logic analyzer with the output connected to first (top) line of the analyzer. The three 2-input OR gates act as a single 4-input gate. What signal do you expect on the output line?



**Solution** 

The output (line 1) will be HIGH if any input is HIGH; otherwise it will be LOW.



2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved



#### The NAND Gate



The **NAND** gate produces a LOW output when all inputs are HIGH; otherwise, the output is HIGH. For a 2-input gate, the truth table is

| Inputs |   | Output |
|--------|---|--------|
| A      | В | X      |
| 0      | 0 | 1      |
| 0      | 1 | 1      |
| 1      | 0 | 1      |
| 1      | 1 | 0      |

The **NAND** operation is shown with a dot between the variables and an overbar covering them. Thus, the NAND operation is written as  $X = \overline{A \cdot B}$  (Alternatively,  $X = \overline{AB}$ .)



#### The NAND Gate

 $A \longrightarrow X$ 

 $A \longrightarrow A$   $B \longrightarrow A$ 

Example waveforms:



The NAND gate is particularly useful because it is a "universal" gate – all other basic gates can be constructed from NAND gates.

Question

How would you connect a 2-input NAND gate to form a basic inverter?



#### The NAND Gate

**Example** 

A Multisim circuit is shown. XWG1 is a word generator set in the count up mode. A four-channel oscilloscope monitors the inputs and output. What output signal do you expect to see?





#### The NOR Gate

The **NOR gate** produces a LOW output if any input is HIGH; if all inputs are HIGH, the output is LOW. For a 2-input gate, the truth table is

| Inp            | outs | Output |
|----------------|------|--------|
| $\overline{A}$ | В    | X      |
| 0              | 0    | 1      |
| 0              | 1    | 0      |
| 1              | 0    | 0      |
| 1              | 1    | 0      |

The **NOR** operation is shown with a plus sign (+) between the variables and an overbar covering them. Thus, the NOR operation is written as  $X = \overline{A + B}$ .

# Summary

#### The NOR Gate



$$A \longrightarrow X$$
 $B \longrightarrow X$ 

Example waveforms:



The NOR operation will produce a LOW if any input is HIGH.

**Example** 

When is the LED is ON for the circuit shown?

 $\stackrel{
borestrick}{>} 330 \Omega$ 

+5.0 V

**Solution** 

The LED will be on when any of the four inputs are HIGH.





#### The XOR Gate

$$A \longrightarrow X$$

$$A \longrightarrow B \longrightarrow X$$

The **XOR** gate produces a HIGH output only when both inputs are at opposite logic levels. The truth table is

| Inputs | Output |
|--------|--------|
| A B    | X      |
| 0 0    | 0      |
| 0 1    | 1      |
| 1 0    | 1      |
| 1 1    | 0      |

The **XOR** operation is written as  $X = \overline{AB} + A\overline{B}$ . Alternatively, it can be written with a circled plus sign between the variables as  $X = A \oplus B$ .



#### The XOR Gate

$$A \longrightarrow X$$

$$A \longrightarrow A \longrightarrow A$$

#### Example waveforms:



Notice that the XOR gate will produce a HIGH only when exactly one input is HIGH.

### Question

If the A and B waveforms are both inverted for the above waveforms, how is the output affected?

There is no change in the output.



#### The XNOR Gate



$$A \longrightarrow B \longrightarrow X$$

The **XNOR gate** produces a HIGH output only when both inputs are at the same logic level. The truth table is

| Inputs | Output |
|--------|--------|
| A B    | X      |
| 0 0    | 1      |
| 0 1    | 0      |
| 1 0    | 0      |
| 1 1    | 1      |

The **XNOR** operation shown as X = AB + AB. Alternatively, the XNOR operation can be shown with a circled dot between the variables. Thus, it can be shown as  $X = A \bigcirc B$ .



#### The XNOR Gate



$$A \longrightarrow B \longrightarrow X$$

#### Example waveforms:



Notice that the XNOR gate will produce a HIGH when both inputs are the same. This makes it useful for comparison functions.

Question

If the A waveform is inverted but B remains the same, how is the output affected?

The output will be inverted.



Two major fixed function logic families are TTL and CMOS. A third technology is BiCMOS, which combines the first two. Packaging for fixed function logic is shown.







SOIC package



#### Some common gate configurations are shown.





Logic symbols show the gates and associated pin numbers.





Data sheets include limits and conditions set by the manufacturer as well as DC and AC characteristics. For example, some maximum ratings for a 74HC00A are:

#### MAXIMUM RATINGS

| Symbol           | Parameter                                                | Value               | Unit |
|------------------|----------------------------------------------------------|---------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GND)                    | -0.5 to +7.0 V      | V    |
| Vin              | DC InputVoltage (Referenced to GND)                      | -0.5 to ℃ +0.5 V    | · V  |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                    | - 0.5 to 1/c +0.5 V | / V  |
| l in             | DC Input Current, per pin                                | ±20                 | mΑ   |
| lout             | DC Output Current, per pin                               | ±25                 | mA   |
| Icc              | DC Supply Current, 🎖 and GND pins                        | ±50                 | mΑ   |
| Pb               | Power Dissipation in Still Air, Plastic or Ceramic DIP + | 750                 | mVV  |
|                  | SOIC Package †                                           | 500                 |      |
|                  | TSSOP Package †                                          | 450                 |      |
| T <sub>stg</sub> | Storage Temperature                                      | -65 to + 150        | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds          |                     | °C   |
|                  | Plastic DIP, SOIC, or TSSOP Package                      | 260                 |      |
|                  | Ceramic DIP                                              | 300                 |      |



#### Programmable Logic

A Programmable Logic Device (PLD) can be programmed to implement logic. There are various technologies available for PLDs. Many use an internal array of AND gates to form logic terms. Many PLDs can be programmed

multiple times.





#### Programmable Logic

In general, the required logic for a PLD is developed with the aid of a computer. The logic can be entered using a Hardware Description Language (HDL) such as VHDL. Logic can be specified to the HDL as a text file, a schematic diagram, or a state diagram.

### Example

A text entry for a programming a PLD in VHDL as a 2-input NAND gate is shown for reference in the following slide. In this case, the inputs and outputs are first specified. Then the signals are described. Although you are probably not familiar with VHDL, you can see that the program is simple to read.



#### Programmable Logic

```
entity NandGate is
    port(A, B: in bit;
    LED: out bit);
end entity NandGate;
architecture GateBehavior of NandGate is
signal A, B: bit;
begin
    X <= A nand B;
    LED \leq X;
end architecture GateBehavior;
```

# Selected Key Terms

**Inverter** A logic circuit that inverts or complements its inputs.

**Truth table** A table showing the inputs and corresponding output(s) of a logic circuit.

**Timing diagram** A diagram of waveforms showing the proper time relationship of all of the waveforms.

**Boolean algebra** The mathematics of logic circuits.

AND gate

A logic gate that produces a HIGH output only when all of its inputs are HIGH.

# Selected Key Terms

*OR gate* A logic gate that produces a HIGH output when one or more inputs are HIGH.

**NAND gate** A logic gate that produces a LOW output only when all of its inputs are HIGH.

**NOR gate** A logic gate that produces a LOW output when one or more inputs are HIGH.

**Exclusive-OR** A logic gate that produces a HIGH output only gate when its two inputs are at opposite levels.

**Exclusive-NOR** A logic gate that produces a LOW output only **gate** when its two inputs are at opposite levels.

**b**.

d.

#### 1. The truth table for a 2-input AND gate is

|   | Inputs |   | Output |
|---|--------|---|--------|
|   | A      | В | X      |
| 1 | 0      | 0 | 0      |
|   | 0      | 1 | 1      |
|   | 1      | 0 | 1      |
|   | 1      | 1 | 0      |

| Inputs | Output |
|--------|--------|
| A B    | X      |
| 0 0    | 0      |
| 0 1    | 0      |
| 1 0    | 0      |
| 1 1    | 1      |

| Inputs | Output |
|--------|--------|
| A B    | X      |
| 0 0    | 1      |
| 0 1    | 0      |
| 1 0    | 0      |
| 1 1    | 0      |

| outs | Output |
|------|--------|
| В    | X      |
| 0    | 0      |
| 1    | 0      |
| 0    | 0      |
| 1    | 1      |
|      | B 0 1  |

c.

| Input | s Output |
|-------|----------|
| A $B$ | <i>X</i> |
| 0 0   | 0        |
| 0 1   | 1        |
| 1 (   | ) 1      |
| 1 1   | 1        |

### 2. The truth table for a 2-input NOR gate is

a.

| Inp            | outs | Output |
|----------------|------|--------|
| $\overline{A}$ | В    | X      |
| 0              | 0    | 0      |
| 0              | 1    | 1      |
| 1              | 0    | 1      |
| 1              | 1    | 0      |

b.

| Inputs | Output |
|--------|--------|
| A B    | X      |
| 0 0    | 1      |
| 0 1    | 0      |
| 1 0    | 0      |
| 1 1    | 0      |

c.

| Inp | uts | Output |
|-----|-----|--------|
| A   | В   | X      |
| 0   | 0   | 0      |
| 0   | 1   | 0      |
| 1   | 0   | 0      |
| 1   | 1   | 1      |

d.

| Inputs | Output |
|--------|--------|
| A B    | X      |
| 0 0    | 0      |
| 0 1    | 1      |
| 1 0    | 1      |
| 1 1    | 1      |

### 3. The truth table for a 2-input XOR gate is

a.

| Inp            | outs | Output |
|----------------|------|--------|
| $\overline{A}$ | В    | X      |
| 0              | 0    | 0      |
| 0              | 1    | 1      |
| 1              | 0    | 1      |
| 1              | 1    | 0      |

b.

| Inputs | Output |
|--------|--------|
| A B    | X      |
| 0 0    | 1      |
| 0 1    | 0      |
| 1 0    | 0      |
| 1 1    | 0      |

c.

| Inp | outs | Output |
|-----|------|--------|
| A   | В    | X      |
| 0   | 0    | 0      |
| 0   | 1    | 0      |
| 1   | 0    | 0      |
| 1   | 1    | 1      |

d.

| Inputs | Output |
|--------|--------|
| A B    | X      |
| 0 0    | 0      |
| 0 1    | 1      |
| 1 0    | 1      |
| 1 1    | 1      |

- 4. The symbol  $\stackrel{A}{B}$  is for a(n)
  - a. OR gate
  - b. AND gate
  - c. NOR gate
  - d. XOR gate

- 5. The symbol  $A \rightarrow A$  is for a(n)
  - a. OR gate
  - b. AND gate
  - c. NOR gate
  - d. XOR gate

- 6. A logic gate that produces a HIGH output only when all of its inputs are HIGH is a(n)
  - a. OR gate
  - b. AND gate
  - c. NOR gate
  - d. NAND gate

- 7. The expression  $X = A \oplus B$  means
  - a. A OR B
  - b. A AND B
  - c. A XOR B
  - d. A XNOR B

- 8. A 2-input gate produces the output shown. (*X* represents the output.) This is a(n)
  - a. OR gate
  - b. AND gate
  - c. NOR gate
  - d. NAND gate



- 9. A 2-input gate produces a HIGH output only when the inputs agree. This type of gate is a(n)
  - a. OR gate
  - b. AND gate
  - c. NOR gate
  - d. XNOR gate

- 10. The required logic for a PLD can be specified in an Hardware Description Language by
  - a. text entry
  - b. schematic entry
  - c. state diagrams
  - d. all of the above

#### Answers:

- 1. c 6. b
- 2. b 7. c
- 3. a 8. d
- 4. a 9. d
- 5. d 10. d